update=Fri 20 Jul 2018 17:41:35 CEST version=1 last_client=kicad [general] version=1 RootSch= BoardNm= [cvpcb] version=1 NetIExt=net [eeschema] version=1 LibDir= [eeschema/libraries] [pcbnew] version=1 PageLayoutDescrFile= LastNetListRead= CopperLayerCount=2 BoardThickness=1.6 AllowMicroVias=0 AllowBlindVias=0 RequireCourtyardDefinitions=0 ProhibitOverlappingCourtyards=1 MinTrackWidth=0.1524 MinViaDiameter=0.6858 MinViaDrill=0.3302 MinMicroViaDiameter=0.2 MinMicroViaDrill=0.09999999999999999 MinHoleToHole=0.25 TrackWidth1=0.1524 ViaDiameter1=0.6858 ViaDrill1=0.3302 dPairWidth1=0.1524 dPairGap1=0.1524 dPairViaGap1=0.25 SilkLineWidth=0.15 SilkTextSizeV=1 SilkTextSizeH=1 SilkTextSizeThickness=0.15 SilkTextItalic=0 SilkTextUpright=1 CopperLineWidth=0.2 CopperTextSizeV=1.5 CopperTextSizeH=1.5 CopperTextThickness=0.3 CopperTextItalic=0 CopperTextUpright=1 EdgesAndCourtyardsLineWidth=0.15 OthersLineWidth=0.15 OthersTextSizeV=1 OthersTextSizeH=1 OthersTextSizeThickness=0.15 OthersTextItalic=0 OthersTextUpright=1 SolderMaskClearance=0.2 SolderMaskMinWidth=0 SolderPasteClearance=0 SolderPasteRatio=-0 [pcbnew/Netclasses] [pcbnew/Netclasses/1] Name=Power Clearance=0.1524 TrackWidth=0.3048 ViaDiameter=0.6858 ViaDrill=0.3302 uViaDiameter=0.6858 uViaDrill=0.3302 dPairWidth=0.1524 dPairGap=0.1524 dPairViaGap=0.25